FPGA Realization of Open/Short Test on IC

Wai Leong Pang, Kok Wai Chew, Florence Chiao Mei Choong, C. L. Tan

Research output: Contribution to journalArticlepeer-review

Abstract

IC (Integrated Circuitry) testing requires the very advanced and sophisticated Advance Test Equipment (ATE) that costs multi million USD. The cost of IC testing is increasing yearly and it will exceed the cost of manufacturing in future. The manufacturers are interested to lower down the manufacturing cost. Low cost tester is one of the options to reduce the manufacturing cost. The low cost FPGA realization of Open/Short Test on IC is introduced to reduce the IC test cost. The open short test is selected, because it is the first IC test. The Very High Speed Integrated Circuit Hardware Description Language (VHDL) is used to model the Open/Short Test on IC and the design is capable to perform the open/short test.
Original languageEnglish
Pages (from-to)88-95
JournalInternational Journal of Communications
Volume1
Issue number2
Publication statusPublished - 2007

Fingerprint

Dive into the research topics of 'FPGA Realization of Open/Short Test on IC'. Together they form a unique fingerprint.

Cite this